stm32f1xx_hal_sram.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199
  1. /**
  2. ******************************************************************************
  3. * @file stm32f1xx_hal_sram.h
  4. * @author MCD Application Team
  5. * @brief Header file of SRAM HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
  10. *
  11. * Redistribution and use in source and binary forms, with or without modification,
  12. * are permitted provided that the following conditions are met:
  13. * 1. Redistributions of source code must retain the above copyright notice,
  14. * this list of conditions and the following disclaimer.
  15. * 2. Redistributions in binary form must reproduce the above copyright notice,
  16. * this list of conditions and the following disclaimer in the documentation
  17. * and/or other materials provided with the distribution.
  18. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  19. * may be used to endorse or promote products derived from this software
  20. * without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  23. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  24. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  25. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  27. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  28. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  29. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  30. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  31. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. ******************************************************************************
  34. */
  35. /* Define to prevent recursive inclusion -------------------------------------*/
  36. #ifndef __STM32F1xx_HAL_SRAM_H
  37. #define __STM32F1xx_HAL_SRAM_H
  38. #ifdef __cplusplus
  39. extern "C" {
  40. #endif
  41. /* Includes ------------------------------------------------------------------*/
  42. #include "stm32f1xx_ll_fsmc.h"
  43. /** @addtogroup STM32F1xx_HAL_Driver
  44. * @{
  45. */
  46. #if defined (STM32F101xE) || defined(STM32F103xE) || defined(STM32F101xG) || defined(STM32F103xG) || defined(STM32F100xE)
  47. /** @addtogroup SRAM
  48. * @{
  49. */
  50. /* Exported typedef ----------------------------------------------------------*/
  51. /** @defgroup SRAM_Exported_Types SRAM Exported Types
  52. * @{
  53. */
  54. /**
  55. * @brief HAL SRAM State structures definition
  56. */
  57. typedef enum
  58. {
  59. HAL_SRAM_STATE_RESET = 0x00U, /*!< SRAM not yet initialized or disabled */
  60. HAL_SRAM_STATE_READY = 0x01U, /*!< SRAM initialized and ready for use */
  61. HAL_SRAM_STATE_BUSY = 0x02U, /*!< SRAM internal process is ongoing */
  62. HAL_SRAM_STATE_ERROR = 0x03U, /*!< SRAM error state */
  63. HAL_SRAM_STATE_PROTECTED = 0x04U /*!< SRAM peripheral NORSRAM device write protected */
  64. }HAL_SRAM_StateTypeDef;
  65. /**
  66. * @brief SRAM handle Structure definition
  67. */
  68. typedef struct
  69. {
  70. FSMC_NORSRAM_TypeDef *Instance; /*!< Register base address */
  71. FSMC_NORSRAM_EXTENDED_TypeDef *Extended; /*!< Extended mode register base address */
  72. FSMC_NORSRAM_InitTypeDef Init; /*!< SRAM device control configuration parameters */
  73. HAL_LockTypeDef Lock; /*!< SRAM locking object */
  74. __IO HAL_SRAM_StateTypeDef State; /*!< SRAM device access state */
  75. DMA_HandleTypeDef *hdma; /*!< Pointer DMA handler */
  76. }SRAM_HandleTypeDef;
  77. /**
  78. * @}
  79. */
  80. /* Exported constants --------------------------------------------------------*/
  81. /* Exported macro ------------------------------------------------------------*/
  82. /** @defgroup SRAM_Exported_Macros SRAM Exported Macros
  83. * @{
  84. */
  85. /** @brief Reset SRAM handle state
  86. * @param __HANDLE__: SRAM handle
  87. * @retval None
  88. */
  89. #define __HAL_SRAM_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_SRAM_STATE_RESET)
  90. /**
  91. * @}
  92. */
  93. /* Exported functions --------------------------------------------------------*/
  94. /** @addtogroup SRAM_Exported_Functions
  95. * @{
  96. */
  97. /** @addtogroup SRAM_Exported_Functions_Group1
  98. * @{
  99. */
  100. /* Initialization/de-initialization functions **********************************/
  101. HAL_StatusTypeDef HAL_SRAM_Init(SRAM_HandleTypeDef *hsram, FSMC_NORSRAM_TimingTypeDef *Timing, FSMC_NORSRAM_TimingTypeDef *ExtTiming);
  102. HAL_StatusTypeDef HAL_SRAM_DeInit(SRAM_HandleTypeDef *hsram);
  103. void HAL_SRAM_MspInit(SRAM_HandleTypeDef *hsram);
  104. void HAL_SRAM_MspDeInit(SRAM_HandleTypeDef *hsram);
  105. void HAL_SRAM_DMA_XferCpltCallback(DMA_HandleTypeDef *hdma);
  106. void HAL_SRAM_DMA_XferErrorCallback(DMA_HandleTypeDef *hdma);
  107. /**
  108. * @}
  109. */
  110. /** @addtogroup SRAM_Exported_Functions_Group2
  111. * @{
  112. */
  113. /* I/O operation functions *****************************************************/
  114. HAL_StatusTypeDef HAL_SRAM_Read_8b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint8_t *pDstBuffer, uint32_t BufferSize);
  115. HAL_StatusTypeDef HAL_SRAM_Write_8b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint8_t *pSrcBuffer, uint32_t BufferSize);
  116. HAL_StatusTypeDef HAL_SRAM_Read_16b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint16_t *pDstBuffer, uint32_t BufferSize);
  117. HAL_StatusTypeDef HAL_SRAM_Write_16b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint16_t *pSrcBuffer, uint32_t BufferSize);
  118. HAL_StatusTypeDef HAL_SRAM_Read_32b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint32_t *pDstBuffer, uint32_t BufferSize);
  119. HAL_StatusTypeDef HAL_SRAM_Write_32b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint32_t *pSrcBuffer, uint32_t BufferSize);
  120. HAL_StatusTypeDef HAL_SRAM_Read_DMA(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint32_t *pDstBuffer, uint32_t BufferSize);
  121. HAL_StatusTypeDef HAL_SRAM_Write_DMA(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint32_t *pSrcBuffer, uint32_t BufferSize);
  122. /**
  123. * @}
  124. */
  125. /** @addtogroup SRAM_Exported_Functions_Group3
  126. * @{
  127. */
  128. /* SRAM Control functions ******************************************************/
  129. HAL_StatusTypeDef HAL_SRAM_WriteOperation_Enable(SRAM_HandleTypeDef *hsram);
  130. HAL_StatusTypeDef HAL_SRAM_WriteOperation_Disable(SRAM_HandleTypeDef *hsram);
  131. /**
  132. * @}
  133. */
  134. /** @addtogroup SRAM_Exported_Functions_Group4
  135. * @{
  136. */
  137. /* SRAM State functions *********************************************************/
  138. HAL_SRAM_StateTypeDef HAL_SRAM_GetState(SRAM_HandleTypeDef *hsram);
  139. /**
  140. * @}
  141. */
  142. /**
  143. * @}
  144. */
  145. /**
  146. * @}
  147. */
  148. #endif /* STM32F101xE || STM32F103xE || STM32F101xG || STM32F103xG || STM32F100xE */
  149. /**
  150. * @}
  151. */
  152. #ifdef __cplusplus
  153. }
  154. #endif
  155. #endif /* __STM32F1xx_HAL_SRAM_H */
  156. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/