stm32f1xx_hal_nand.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345
  1. /**
  2. ******************************************************************************
  3. * @file stm32f1xx_hal_nand.h
  4. * @author MCD Application Team
  5. * @brief Header file of NAND HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  10. *
  11. * Redistribution and use in source and binary forms, with or without modification,
  12. * are permitted provided that the following conditions are met:
  13. * 1. Redistributions of source code must retain the above copyright notice,
  14. * this list of conditions and the following disclaimer.
  15. * 2. Redistributions in binary form must reproduce the above copyright notice,
  16. * this list of conditions and the following disclaimer in the documentation
  17. * and/or other materials provided with the distribution.
  18. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  19. * may be used to endorse or promote products derived from this software
  20. * without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  23. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  24. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  25. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  27. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  28. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  29. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  30. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  31. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. ******************************************************************************
  34. */
  35. /* Define to prevent recursive inclusion -------------------------------------*/
  36. #ifndef __STM32F1xx_HAL_NAND_H
  37. #define __STM32F1xx_HAL_NAND_H
  38. #ifdef __cplusplus
  39. extern "C" {
  40. #endif
  41. /* Includes ------------------------------------------------------------------*/
  42. #include "stm32f1xx_ll_fsmc.h"
  43. /** @addtogroup STM32F1xx_HAL_Driver
  44. * @{
  45. */
  46. #if defined (STM32F101xE) || defined(STM32F103xE) || defined(STM32F101xG) || defined(STM32F103xG)
  47. /** @addtogroup NAND
  48. * @{
  49. */
  50. /* Exported typedef ----------------------------------------------------------*/
  51. /* Exported types ------------------------------------------------------------*/
  52. /** @defgroup NAND_Exported_Types NAND Exported Types
  53. * @{
  54. */
  55. /**
  56. * @brief HAL NAND State structures definition
  57. */
  58. typedef enum
  59. {
  60. HAL_NAND_STATE_RESET = 0x00U, /*!< NAND not yet initialized or disabled */
  61. HAL_NAND_STATE_READY = 0x01U, /*!< NAND initialized and ready for use */
  62. HAL_NAND_STATE_BUSY = 0x02U, /*!< NAND internal process is ongoing */
  63. HAL_NAND_STATE_ERROR = 0x03U /*!< NAND error state */
  64. }HAL_NAND_StateTypeDef;
  65. /**
  66. * @brief NAND Memory electronic signature Structure definition
  67. */
  68. typedef struct
  69. {
  70. /*<! NAND memory electronic signature maker and device IDs */
  71. uint8_t Maker_Id;
  72. uint8_t Device_Id;
  73. uint8_t Third_Id;
  74. uint8_t Fourth_Id;
  75. }NAND_IDTypeDef;
  76. /**
  77. * @brief NAND Memory address Structure definition
  78. */
  79. typedef struct
  80. {
  81. uint16_t Page; /*!< NAND memory Page address */
  82. uint16_t Plane; /*!< NAND memory Plane address */
  83. uint16_t Block; /*!< NAND memory Block address */
  84. }NAND_AddressTypeDef;
  85. /**
  86. * @brief NAND Memory info Structure definition
  87. */
  88. typedef struct
  89. {
  90. uint32_t PageSize; /*!< NAND memory page (without spare area) size measured in bytes
  91. for 8 bits adressing or words for 16 bits addressing */
  92. uint32_t SpareAreaSize; /*!< NAND memory spare area size measured in bytes
  93. for 8 bits adressing or words for 16 bits addressing */
  94. uint32_t BlockSize; /*!< NAND memory block size measured in number of pages */
  95. uint32_t BlockNbr; /*!< NAND memory number of total blocks */
  96. uint32_t PlaneNbr; /*!< NAND memory number of planes */
  97. uint32_t PlaneSize; /*!< NAND memory plane size measured in number of blocks */
  98. FunctionalState ExtraCommandEnable; /*!< NAND extra command needed for Page reading mode. This
  99. parameter is mandatory for some NAND parts after the read
  100. command (NAND_CMD_AREA_TRUE1) and before DATA reading sequence.
  101. Example: Toshiba THTH58BYG3S0HBAI6.
  102. This parameter could be ENABLE or DISABLE
  103. Please check the Read Mode sequnece in the NAND device datasheet */
  104. }NAND_DeviceConfigTypeDef;
  105. /**
  106. * @brief NAND handle Structure definition
  107. */
  108. typedef struct
  109. {
  110. FSMC_NAND_TypeDef *Instance; /*!< Register base address */
  111. FSMC_NAND_InitTypeDef Init; /*!< NAND device control configuration parameters */
  112. HAL_LockTypeDef Lock; /*!< NAND locking object */
  113. __IO HAL_NAND_StateTypeDef State; /*!< NAND device access state */
  114. NAND_DeviceConfigTypeDef Config; /*!< NAND phusical characteristic information structure */
  115. }NAND_HandleTypeDef;
  116. /**
  117. * @}
  118. */
  119. /* Exported constants --------------------------------------------------------*/
  120. /* Exported macros -----------------------------------------------------------*/
  121. /** @defgroup NAND_Exported_Macros NAND Exported Macros
  122. * @{
  123. */
  124. /** @brief Reset NAND handle state
  125. * @param __HANDLE__: specifies the NAND handle.
  126. * @retval None
  127. */
  128. #define __HAL_NAND_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_NAND_STATE_RESET)
  129. /**
  130. * @}
  131. */
  132. /* Exported functions --------------------------------------------------------*/
  133. /** @addtogroup NAND_Exported_Functions NAND Exported Functions
  134. * @{
  135. */
  136. /** @addtogroup NAND_Exported_Functions_Group1 Initialization and de-initialization functions
  137. * @{
  138. */
  139. /* Initialization/de-initialization functions ********************************/
  140. HAL_StatusTypeDef HAL_NAND_Init(NAND_HandleTypeDef *hnand, FSMC_NAND_PCC_TimingTypeDef *ComSpace_Timing, FSMC_NAND_PCC_TimingTypeDef *AttSpace_Timing);
  141. HAL_StatusTypeDef HAL_NAND_DeInit(NAND_HandleTypeDef *hnand);
  142. HAL_StatusTypeDef HAL_NAND_ConfigDevice(NAND_HandleTypeDef *hnand, NAND_DeviceConfigTypeDef *pDeviceConfig);
  143. HAL_StatusTypeDef HAL_NAND_Read_ID(NAND_HandleTypeDef *hnand, NAND_IDTypeDef *pNAND_ID);
  144. void HAL_NAND_MspInit(NAND_HandleTypeDef *hnand);
  145. void HAL_NAND_MspDeInit(NAND_HandleTypeDef *hnand);
  146. void HAL_NAND_IRQHandler(NAND_HandleTypeDef *hnand);
  147. void HAL_NAND_ITCallback(NAND_HandleTypeDef *hnand);
  148. /**
  149. * @}
  150. */
  151. /** @addtogroup NAND_Exported_Functions_Group2 Input and Output functions
  152. * @{
  153. */
  154. /* IO operation functions ****************************************************/
  155. HAL_StatusTypeDef HAL_NAND_Reset(NAND_HandleTypeDef *hnand);
  156. HAL_StatusTypeDef HAL_NAND_Read_Page_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumPageToRead);
  157. HAL_StatusTypeDef HAL_NAND_Write_Page_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumPageToWrite);
  158. HAL_StatusTypeDef HAL_NAND_Read_SpareArea_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumSpareAreaToRead);
  159. HAL_StatusTypeDef HAL_NAND_Write_SpareArea_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumSpareAreaTowrite);
  160. HAL_StatusTypeDef HAL_NAND_Read_Page_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer, uint32_t NumPageToRead);
  161. HAL_StatusTypeDef HAL_NAND_Write_Page_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer, uint32_t NumPageToWrite);
  162. HAL_StatusTypeDef HAL_NAND_Read_SpareArea_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer, uint32_t NumSpareAreaToRead);
  163. HAL_StatusTypeDef HAL_NAND_Write_SpareArea_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer, uint32_t NumSpareAreaTowrite);
  164. HAL_StatusTypeDef HAL_NAND_Erase_Block(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress);
  165. uint32_t HAL_NAND_Read_Status(NAND_HandleTypeDef *hnand);
  166. uint32_t HAL_NAND_Address_Inc(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress);
  167. /**
  168. * @}
  169. */
  170. /** @addtogroup NAND_Exported_Functions_Group3 Peripheral Control functions
  171. * @{
  172. */
  173. /* NAND Control functions ****************************************************/
  174. HAL_StatusTypeDef HAL_NAND_ECC_Enable(NAND_HandleTypeDef *hnand);
  175. HAL_StatusTypeDef HAL_NAND_ECC_Disable(NAND_HandleTypeDef *hnand);
  176. HAL_StatusTypeDef HAL_NAND_GetECC(NAND_HandleTypeDef *hnand, uint32_t *ECCval, uint32_t Timeout);
  177. /**
  178. * @}
  179. */
  180. /** @defgroup NAND_Exported_Functions_Group4 Peripheral State functions
  181. * @{
  182. */
  183. /* NAND State functions *******************************************************/
  184. HAL_NAND_StateTypeDef HAL_NAND_GetState(NAND_HandleTypeDef *hnand);
  185. uint32_t HAL_NAND_Read_Status(NAND_HandleTypeDef *hnand);
  186. /**
  187. * @}
  188. */
  189. /**
  190. * @}
  191. */
  192. /* Private types -------------------------------------------------------------*/
  193. /* Private variables ---------------------------------------------------------*/
  194. /* Private constants ---------------------------------------------------------*/
  195. /** @addtogroup NAND_Private_Constants
  196. * @{
  197. */
  198. #define NAND_DEVICE1 FSMC_BANK2
  199. #define NAND_DEVICE2 FSMC_BANK3
  200. #define NAND_WRITE_TIMEOUT 1000U
  201. #define CMD_AREA (1U<<16U) /* A16 = CLE high */
  202. #define ADDR_AREA (1U<<17U) /* A17 = ALE high */
  203. #define NAND_CMD_AREA_A ((uint8_t)0x00)
  204. #define NAND_CMD_AREA_B ((uint8_t)0x01)
  205. #define NAND_CMD_AREA_C ((uint8_t)0x50)
  206. #define NAND_CMD_AREA_TRUE1 ((uint8_t)0x30)
  207. #define NAND_CMD_WRITE0 ((uint8_t)0x80)
  208. #define NAND_CMD_WRITE_TRUE1 ((uint8_t)0x10)
  209. #define NAND_CMD_ERASE0 ((uint8_t)0x60)
  210. #define NAND_CMD_ERASE1 ((uint8_t)0xD0)
  211. #define NAND_CMD_READID ((uint8_t)0x90)
  212. #define NAND_CMD_STATUS ((uint8_t)0x70)
  213. #define NAND_CMD_LOCK_STATUS ((uint8_t)0x7A)
  214. #define NAND_CMD_RESET ((uint8_t)0xFF)
  215. /* NAND memory status */
  216. #define NAND_VALID_ADDRESS 0x00000100U
  217. #define NAND_INVALID_ADDRESS 0x00000200U
  218. #define NAND_TIMEOUT_ERROR 0x00000400U
  219. #define NAND_BUSY 0x00000000U
  220. #define NAND_ERROR 0x00000001U
  221. #define NAND_READY 0x00000040U
  222. /**
  223. * @}
  224. */
  225. /* Private macros ------------------------------------------------------------*/
  226. /** @addtogroup NAND_Private_Macros
  227. * @{
  228. */
  229. /**
  230. * @brief NAND memory address computation.
  231. * @param __ADDRESS__: NAND memory address.
  232. * @param __HANDLE__ : NAND handle.
  233. * @retval NAND Raw address value
  234. */
  235. #define ARRAY_ADDRESS(__ADDRESS__ , __HANDLE__) ((__ADDRESS__)->Page + \
  236. (((__ADDRESS__)->Block + (((__ADDRESS__)->Plane) * ((__HANDLE__)->Config.PlaneSize)))* ((__HANDLE__)->Config.BlockSize)))
  237. /**
  238. * @brief NAND memory Column address computation.
  239. * @param __HANDLE__: NAND handle.
  240. * @retval NAND Raw address value
  241. */
  242. #define COLUMN_ADDRESS( __HANDLE__) ((__HANDLE__)->Config.PageSize)
  243. /**
  244. * @brief NAND memory address cycling.
  245. * @param __ADDRESS__: NAND memory address.
  246. * @retval NAND address cycling value.
  247. */
  248. #define ADDR_1ST_CYCLE(__ADDRESS__) (uint8_t)(__ADDRESS__) /* 1st addressing cycle */
  249. #define ADDR_2ND_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 8U) /* 2nd addressing cycle */
  250. #define ADDR_3RD_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 16U) /* 3rd addressing cycle */
  251. #define ADDR_4TH_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 24U) /* 4th addressing cycle */
  252. /**
  253. * @brief NAND memory Columns cycling.
  254. * @param __ADDRESS__: NAND memory address.
  255. * @retval NAND Column address cycling value.
  256. */
  257. #define COLUMN_1ST_CYCLE(__ADDRESS__) (uint8_t)(__ADDRESS__) /* 1st Column addressing cycle */
  258. #define COLUMN_2ND_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 8U) /* 2nd Column addressing cycle */
  259. /**
  260. * @}
  261. */
  262. /**
  263. * @}
  264. */
  265. #endif /* STM32F101xE || STM32F103xE || STM32F101xG || STM32F103xG */
  266. /**
  267. * @}
  268. */
  269. #ifdef __cplusplus
  270. }
  271. #endif
  272. #endif /* __STM32F1xx_HAL_NAND_H */
  273. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/